# **EHB436E**

# DIGITAL SYSTEM DESIGN APPLICATIONS

# Muhammed Erkmen 040170049

**EXPERIMENT-3 REPORT** 

# Question1



This is the karnaugh map solution of the functions

## MULTI-LEVEL LOGIC

F0 = bd

F1 = bcd' + a'bc + ac'd + ab'd = ad(c'+b')+bc(a'+d')

F2 = ab'c+acd' = ac(b'+d')

F3 = (ab)(cd)



#### Source codes:

endmodule

```
`timescale 1ns / 1ps
module behavioral(
input a,b,c,d,
output f0,f1,f2,f3
   );
wire a not;
wire b not;
wire c not;
wire d not;
// not calculations
not_gate not1 (.I(a),.O(a_not));
not_gate not2 (.I(b),.O(b_not));
not gate not3(.I(c),.O(c not));
not gate not4 (.I(d),.O(d not));
// f0 calculation
and gate and1 (.I1(b),.I2(d),.O(f0));
// f1 calculation
wire element1 1;
wire element1 2;
wire element1;
wire element2 1;
wire element2 2;
wire element2;
                                                               // ad
and gate and2 (.I1(a),.I2(d),.O(element1 1));
or gate or1 (.I1(c not),.I2(b not),.O(element1 2));
                                                               // b'+c'
and gate and3 (.I1(element1 1),.I2(element1 2),.O(element1)); // ELEMENT1
and_gate and4 (.I1(b),.I2(c),.O(element2_1));
or gate or2 (.I1(a not),.I2(d not),.O(element2 2));
and gate and5 (.I1(element2_1),.I2(element2_2),.O(element2));
or gate or3(.I1(element1),.I2(element2),.O(f1));
//f2 calculation
wire ele1;
wire ele2;
and_gate and6(.I1(a),.I2(c),.O(ele1));
or_gate or4 (.I1(b_not),.I2(d_not),.O(ele2));
and_gate and7 (.I1(ele1),.I2(ele2),.O(f2));
//f3 calculation
wire ell;
wire el2;
and gate and8 (.I1(a),.I2(b),.O(el1));
and gate and9 (.I1(c),.I2(d),.O(el2));
and gate and10 (.I1(el1),.I2(el2),.O(f3));
```

#### Testbench codes:

```
`timescale 1ns / 1ps
module experiment3 tb();
   // ---- Inputs & Outputs
   reg a,b,c,d;
   wire f0,f1,f2,f3;
   // ---- Testbench Parameters ---- //
   parameter wait time = 50;
   integer i;
   reg [3:0]correct_results[0:15];
   initial begin
       correct results[0] = 0; correct results[1] = 0;
correct results [2] = 0; correct results [3] = 0;
       correct results[4] = 0; correct results[5] = 1;
correct results[6] = 2 ;correct results[7] = 3;
       correct results[8] = 0; correct results[9] = 2;
correct results[10] = 4 ; correct results[11] = 6;
       correct results [12] = 0; correct results [13] = 3;
correct results[14] = 6 ;correct_results[15] = 9;
   end
   // ----- //
   behavioral
   //with decoder
   //with MUX
   UUT (.a(a),
       .b(b),
       .c(c),
       .d(d),
       .f0(f0),
       .f1(f1),
       .f2(f2),
       .f3(f3));
   // ----- Test Procedure ----- //
   initial
   begin
       for (i=0;i<16;i=i+1)</pre>
       begin
           {a,b,c,d} = i;
           #(wait time);
           $write("{a,b,c,d}=%d%d%d%d => {f3,f2,f1,f0} = %d%d%d%d --
",a,b,c,d,f3,f2,f1,f0);
           if(\{f3,f2,f1,f0\} == correct results[i])
               $display("TRUE");
           else
               $display("FALSE");
       end
       $finish();
   // ----- //
endmodule
```

#### Simulation Results:



```
\{a,b,c,d\}=0000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0001 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0010 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
{a,b,c,d}=0011 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0100 => {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=0101 \Rightarrow \{f3,f2,f1,f0\} = 0001 -- TRUE
\{a,b,c,d\}=0110 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
\{a,b,c,d\}=0111 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
\{a,b,c,d\}=1000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=1001 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
\{a,b,c,d\}=1010 \Rightarrow \{f3,f2,f1,f0\} = 0100 -- TRUE
\{a,b,c,d\}=1011 \Rightarrow \{f3,f2,f1,f0\} = 0110 -- TRUE
\{a,b,c,d\}=1100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
{a,b,c,d}=1101 \Rightarrow {f3,f2,f1,f0} = 0011 -- TRUE
\{a,b,c,d\}=1110 \Rightarrow \{f3,f2,f1,f0\} = 0110 -- TRUE
\{a,b,c,d\}=1111 \Rightarrow \{f3,f2,f1,f0\} = 1001 -- TRUE
$finish called at time : 800 ns : File "C:/Users/Progg/
INFO: [USF-XSim-96] XSim completed. Design snapshot 'ex
```

#### **RTL Schematic:**



## Technology schematic



#### Pad to pad delays:

| Q Combinational Delays |              |       |                       |              |                       |
|------------------------|--------------|-------|-----------------------|--------------|-----------------------|
| From<br>Port           | To<br>Port   | M ~ 1 | Max Process<br>Corner | Min<br>Delay | Min Process<br>Corner |
| d                      | <b></b> € f0 | 9.437 | SLOW                  | 2.894        | FAST                  |
| b                      | <b></b> € f0 | 9.416 | SLOW                  | 2.850        | FAST                  |
| a                      | √  f2        | 9.263 | SLOW                  | 2.871        | FAST                  |
| a                      | <b></b> € f1 | 9.131 | SLOW                  | 2.782        | FAST                  |
| d                      | √  f2        | 9.027 | SLOW                  | 2.753        | FAST                  |
| → b                    | √  f2        | 9.016 | SLOW                  | 2.721        | FAST                  |
| d                      | <b></b> € f1 | 8.897 | SLOW                  | 2.666        | FAST                  |
| → b                    | <b></b> € f1 | 8.886 | SLOW                  | 2.634        | FAST                  |
| → a                    | <b></b> € f3 | 8.867 | SLOW                  | 2.696        | FAST                  |
| d                      | <b></b> € f3 | 8.641 | SLOW                  | 2.592        | FAST                  |
| b                      | <b></b> € f3 | 8.620 | SLOW                  | 2.546        | FAST                  |
| <b>⊵</b> ∙ c           | √  f2        | 8.292 | SLOW                  | 2.480        | FAST                  |
| <b>⊵</b> ∙ c           | √ f1         | 8.128 | SLOW                  | 2.397        | FAST                  |
|                        | √  f3        | 7.908 | SLOW                  | 2.316        | FAST                  |

#### Utilization report:

#### Summary



| BEL:          | ₱ B5LUT ☐ Fixed |
|---------------|-----------------|
| Site:         | SLICE_X0Y43     |
| Tile:         | ■ CLBLL_L_X2Y43 |
| Clock region: | ™ X0Y0          |

B5 LUT and A5 LUT are used in this application without constraint time codes.

#### After timing constraints

set\_max\_delay -from [get\_ports {a b c d}] -to [get\_ports {f0 f1 f2 f3}] 9.0
Pad to pad delays:

# Q Combinational Delays

| From<br>Port | To<br>Port   | Max 1<br>Delay | Max Process<br>Corner |
|--------------|--------------|----------------|-----------------------|
| → a          | <b></b> € f2 | 8.914          | SLOW                  |
| ▶ b          | <b></b> € f2 | 8.805          | SLOW                  |
|              | <b></b> € f2 | 8.643          | SLOW                  |
|              | <b></b> € f1 | 8.592          | SLOW                  |
| ▶ b          | <b></b> € f0 | 8.500          | SLOW                  |
| → d          | <b></b> € f1 | 8.337          | SLOW                  |
| → b          | <b></b> € f1 | 8.249          | SLOW                  |
| d            | <b></b> € f2 | 8.220          | SLOW                  |
| → d          | <b></b> € f0 | 8.220          | SLOW                  |
| d            | <b></b> € f3 | 8.121          | SLOW                  |
|              | <b></b> € f1 | 8.070          | SLOW                  |
|              | <b></b> € f3 | 8.068          | SLOW                  |
| ▶ b          | <b></b> € f3 | 7.947          | SLOW                  |
| → a          | <b></b> € f3 | 7.934          | SLOW                  |

## Utilization report after timing constraint:

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 4           | 32600     | 0.01          |
| IO       | 8           | 210       | 3.81          |



So there are 4 LUTs instead of 2. Places of LUTs changed.

Logic cell places before LOC constraints:

#### F3:



#### F2 and F1:



and f0 was in compeletly different clock region.

#### After LOC Constraints:

```
set_property LOC SLICE_X12Y67 [get_cells f3_OBUF_inst_i_1]
set_property LOC SLICE_X12Y66 [get_cells f2_OBUF_inst_i_1]
set_property LOC SLICE_X13Y67 [get_cells f1_OBUF_inst_i_1]
set_property LOC SLICE_X14Y64 [get_cells f0_OBUF_inst_i_1]
```

Vivado implemented f0 and f3 to SLICE\_X12Y67, f1 and f2 to SLICE\_X12Y66.



# Pad to pad delays:

| From<br>Port | To<br>Port   | M ~ 1  | Max Process<br>Corner | Min<br>Delay | Min Process<br>Corner |
|--------------|--------------|--------|-----------------------|--------------|-----------------------|
| a            | √ f3         | 11.454 | SLOW                  | 3.849        | FAST                  |
|              | √ f3         | 11.015 | SLOW                  | 3.670        | FAST                  |
| b            | √ f3         | 10.778 | SLOW                  | 3.617        | FAST                  |
| d            | √ f3         | 10.662 | SLOW                  | 3.520        | FAST                  |
| a            | <b></b> € f1 | 10.603 | SLOW                  | 3.515        | FAST                  |
| a            | <b></b> € f2 | 10.568 | SLOW                  | 3.454        | FAST                  |
| ▶ b          | <b></b> € f1 | 10.339 | SLOW                  | 3.414        | FAST                  |
| ▶ b          | <b></b> € f2 | 10.300 | SLOW                  | 3.353        | FAST                  |
| d            | <b></b> € f1 | 9.682  | SLOW                  | 3.143        | FAST                  |
| d            | <b></b> € f2 | 9.645  | SLOW                  | 3.081        | FAST                  |
|              | <b></b> € f1 | 9.630  | SLOW                  | 3.150        | FAST                  |
| b            | <b></b> € f0 | 9.565  | SLOW                  | 3.086        | FAST                  |
|              | <b></b> € f2 | 9.561  | SLOW                  | 3.093        | FAST                  |
| d            | <b></b> € f0 | 9.416  | SLOW                  | 2.991        | FAST                  |

# Utilization report:

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 2           | 32600     | 0.01          |
| 10       | 8           | 210       | 3.81          |



#### **UNCOMMENT TIMING:**

#### Pad to pad delays:



#### **RESULTS:**

To get best timing, only timing constraint codes implementation is the best one.

Post-implementation simulation results:



# 2) REALIZATION WITH DECODER

# 4x16 decoder:



Kaynak: https://www.elprocus.com/designing-4-to-16-decoder-using-3-to-8-decoder/



#### Source codes:

```
"timescale lns / lps
module with_decoder(
input a,b,c,d,
output f3,f2,f1,f0
    );
wire [15:0] minterms;
wire [3:0] inputs;

DECODER DLS (.IN({a,b,c,d}),.OUT(minterms));

wire f0_element_1;
wire f0_element_2;
//f0
or_gate or0_1 (.I1(minterms[5]),.I2(minterms[7]),.O(f0_element_1));
or_gate or0_2 (.I1(minterms[13]),.I2(minterms[15]),.O(f0_element_2));
or_gate or0_3 (.I1(f0_element_2),.I2(f0_element_1),.O(f0));
//f1
```

```
wire f1_element_1,f1_element_2,f1_element_3,f1_element_4;
or_gate or1_1 (.I1(minterms[6]),.I2(minterms[7]),.O(f1_element_1));
or_gate or1_2 (.I1(minterms[9]),.I2(minterms[11]),.O(f1_element_2));
or_gate or1_3 (.I1(minterms[13]),.I2(minterms[14]),.O(f1_element_3));
or_gate or1_4 (.I1(f1_element_2),.I2(f1_element_1),.O(f1_element_4));
or_gate or1_5 (.I1(f1_element_4),.I2(f1_element_3),.O(f1));

//f2
wire f2_element_1;
or_gate or2_1 (.I1(minterms[10]),.I2(minterms[11]),.O(f2_element_1));
or_gate or2_2 (.I1(minterms[14]),.I2(f2_element_1),.O(f2));

//f3
assign f3 = minterms[15];
endmodule
```

#### Behavioral schematic:



#### Console output:

```
# run 1000ns
\{a,b,c,d\}=0000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
{a,b,c,d}=0001 => {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=0010 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
{a,b,c,d}=0011 => {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=0100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0101 \Rightarrow \{f3,f2,f1,f0\} = 0001 -- TRUE
\{a,b,c,d\}=0110 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
{a,b,c,d}=0111 => {f3,f2,f1,f0} = 0011 -- TRUE
\{a,b,c,d\}=1000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=1001 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
{a,b,c,d}=1010 => {f3,f2,f1,f0} = 0100 -- TRUE
\{a,b,c,d\}=1011 \Rightarrow \{f3,f2,f1,f0\} = 0110 -- TRUE
\{a,b,c,d\}=1100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=1101 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
{a,b,c,d}=1110 => {f3,f2,f1,f0} = 0110 -- TRUE
\{a,b,c,d\}=1111 \Rightarrow \{f3,f2,f1,f0\} = 1001 -- TRUE
```

## RTL Schematic:



#### Tech schematic:



## Pad to Pad delays without constraint codes:

| Q c              | Q Combinational Delays |       |                       |              |                       |  |
|------------------|------------------------|-------|-----------------------|--------------|-----------------------|--|
| From<br>Port     | To<br>Port             | M ~ 1 | Max Process<br>Corner | Min<br>Delay | Min Process<br>Corner |  |
| <mark>-</mark> a | <b></b> € f2           | 9.468 | SLOW                  | 2.951        | FAST                  |  |
| <mark>-</mark> a | <b></b> € f1           | 9.421 | SLOW                  | 2.894        | FAST                  |  |
| <mark>⊮</mark> a | <b>∕</b> f3            | 9.068 | SLOW                  | 2.769        | FAST                  |  |
| b                | <b></b> € f0           | 8.875 | SLOW                  | 2.670        | FAST                  |  |
| b                | √  f2                  | 8.863 | SLOW                  | 2.696        | FAST                  |  |
| b                | <b></b> € f1           | 8.814 | SLOW                  | 2.638        | FAST                  |  |
| b                | <b></b> € f3           | 8.737 | SLOW                  | 2.604        | FAST                  |  |
| d                | √  f2                  | 8.658 | SLOW                  | 2.643        | FAST                  |  |
|                  | √  f2                  | 8.604 | SLOW                  | 2.576        | FAST                  |  |
| d                | <b></b> € f1           | 8.577 | SLOW                  | 2.590        | FAST                  |  |
|                  | <b>∕</b> f3            | 8.576 | SLOW                  | 2.531        | FAST                  |  |
|                  | <b>∕</b> f1            | 8.555 | SLOW                  | 2.521        | FAST                  |  |
| d                | <b></b> € f3           | 8.420 | SLOW                  | 2.522        | FAST                  |  |
| d                | <b></b> € f0           | 8.073 | SLOW                  | 2.392        | FAST                  |  |

# **Utilization summary:**

## Summary

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 3           | 32600     | 0.01          |
| IO       | 8           | 210       | 3.81          |



## **FO PLACE:**



## F2 and F1 PLACE:



## F3 PLACE:



As we see, there is no LUT defined for f3 and only IOB is defined for it.

## **DECODER WITH CONSTRAINT TIMING AND LOCS (9ns)**

# Pad to pad delays:



| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 3           | 32600     | 0.01          |
| Ю        | 8           | 210       | 3.81          |



# **DECODER WITH TIMING CONSTRAINTS (NO LOC)**

| From<br>Port     | To<br>Port   | Max 1<br>Delay | Max Process<br>Corner |
|------------------|--------------|----------------|-----------------------|
| b                | <b></b> € f2 | 8.803          | SLOW                  |
| a                | <b></b> € f2 | 8.786          | SLOW                  |
| d                | <b></b> € f2 | 8.733          | SLOW                  |
| a                | <b></b> € f1 | 8.589          | SLOW                  |
| d                | <b></b> € f0 | 8.490          | SLOW                  |
| b                | <b></b> € f0 | 8.429          | SLOW                  |
| d                | <b></b> € f1 | 8.324          | SLOW                  |
|                  | <b></b> € f2 | 8.322          | SLOW                  |
| a                | <b></b> € f3 | 8.241          | SLOW                  |
|                  | <b></b> € f1 | 8.224          | SLOW                  |
|                  | <b></b> € f3 | 8.168          | SLOW                  |
| b                | <b></b> € f1 | 8.103          | SLOW                  |
| d                | <b></b> € f3 | 8.041          | SLOW                  |
| <mark>-</mark> b | <b></b> € f3 | 7.702          | SLOW                  |

## Summary

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 4           | 32600     | 0.01          |
| 10       | 8           | 210       | 3.81          |



## **REPORTS WITH TIMING CONSTRAINTS (6 ns, NO LOC)**

#### Combinational Delays Max Process From To Max Port Port Delay Corner √ f2 9.042 SLOW √ f2 8.730 SLOW √ f2 8.489 SLOW √ f1 8.463 SLOW √ f2 8.437 SLOW 8.410 SLOW -⁄2 f1 √ f1 8.331 SLOW → d -⁄2 f1 8.291 SLOW -€ f0 8.262 SLOW 8.144 SLOW -⁄2 f3 d 8.126 SLOW √ f3 √ f3 8.068 SLOW -⁄2 f0 8.067 SLOW √ f3 7.953 SLOW

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 4           | 32600     | 0.01          |
| 10       | 8           | 210       | 3.81          |



Locations of the LUT cells with 6ns and no LOC constraint.



## **REPORTS WITH TIMING&LOC CONSTRAINTS (6 ns)**



#### Q Combinational Delays From Τo Max Max Process Port Port Delay Corner 9.878 SLOW → b √ f1 -∕ f1 9.866 SLOW -⁄2 f1 9.827 SLOW → b √ f2 9.793 SLOW √ f2 9.749 SLOW √ f2 9.744 SLOW → d √ f1 9.556 SLOW 9.471 SLOW → d √ f2 -€ f0 9.239 SLOW → d -€ f0 8.979 SLOW √ f3 8.155 SLOW -∕- f3 8.068 SLOW √ f3 7.936 SLOW - f3 7.897 SLOW

# Utizilation report of 6 ns and loc constraints structure:

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 3           | 32600     | 0.01          |
| Ю        | 8           | 210       | 3.81          |



# 3)MULTIPLEXER

F0 = bd

F1 = bcd' + a'bc + ac'd + ab'd = ad(c'+b')+bc(a'+d')

F2 = ab'c + acd' = ac(b'+d')

F3 = (ab)(cd)

If we choose a and c select, so in f0, everycase is goes to bd.

F1= a'bcd + a'bcd' + abcd' + abc'd + ab'c'd+ ab'cd

So f1 => a'c(b) + ac(bd'+b'd) + ac'(d) + a'c'(0) when ac is selection.

F2 = abcd'+ab'cd+ab'cd'

So f2 = ac(bd'+b'd+b'd') = ac(b'(d+d')+bd') = ac(b'+bd')

F3 = ac(bd) else 0

#### 4 to 1 (2 select) MUX:





#### Source Code:

```
`timescale 1ns / 1ps
module with mux (
input a,b,c,d,
output f3,f2,f1,f0
    );
wire bd;
wire b not;
wire d not;
//f0
and gate AND1(.I1(b),.I2(d),.O(bd));
MUX MUX f0(.D({bd,bd,bd,bd}),.S({a,c}),.O(f0));
//f1
wire xorf1;
xor gate XOR1 (.I1(b),.I2(d),.O(xorf1));
MUX MUX f1(.D({xorf1,d,b,1'b0}),.S({a,c}),.O(f1));
wire bdnot;
wire bnotorbdnot;
not gate NOT1(.I(b),.O(b not));
not_gate NOT2(.I(d),.O(d not));
and gate AND2 (.I1(b),.I2(d not),.O(bdnot));
or gate OR1 (.I1(bdnot), .I2(b not),.O(bnotorbdnot));
MUX MUX f2(.D({bnotorbdnot,1'b0,1'b0}),.S({a,c}),.O(f2));
MUX MUX f3 (.D(\{bd,1'b0,1'b0,1'b0\}),.S(\{a,c\}),.O(f3));
```

#### Testbench results:

endmodule

```
\{a,b,c,d\}=0000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0001 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0010 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0011 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=0101 \Rightarrow \{f3,f2,f1,f0\} = 0001 -- TRUE
\{a,b,c,d\}=0110 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
\{a,b,c,d\}=0111 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
\{a,b,c,d\}=1000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=1001 \Rightarrow \{f3,f2,f1,f0\} = 0010 -- TRUE
{a,b,c,d}=1010 => {f3,f2,f1,f0} = 0100 -- TRUE
\{a,b,c,d\}=1011 \Rightarrow \{f3,f2,f1,f0\} = 0110 -- TRUE
\{a,b,c,d\}=1100 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
\{a,b,c,d\}=1101 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
\{a,b,c,d\}=1110 \Rightarrow \{f3,f2,f1,f0\} = 0110 -- TRUE
\{a,b,c,d\}=1111 \Rightarrow \{f3,f2,f1,f0\} = 1001 -- TRUE
$finish called at time : 800 ns : File "C:/Users/Progg/!
____ ....
```

#### Behavioral simulation results:



#### **RTL Schematic:**



# Technology Schematic:



#### Pad to pad delays without constraints:

| From<br>Port | To<br>Port   | M ~ 1 | Max Process<br>Corner | Min<br>Delay | Min Process<br>Corner |
|--------------|--------------|-------|-----------------------|--------------|-----------------------|
|              | <b></b> € f2 | 9.726 | SLOW                  | 3.016        | FAST                  |
| d            | √  f2        | 9.494 | SLOW                  | 2.916        | FAST                  |
| a            | <b></b> € f3 | 9.229 | SLOW                  | 2.827        | FAST                  |
| b            | √  f2        | 9.127 | SLOW                  | 2.769        | FAST                  |
| a            | <b></b> € f1 | 9.046 | SLOW                  | 2.782        | FAST                  |
| d            | <b></b> € f3 | 8.999 | SLOW                  | 2.724        | FAST                  |
| d            | <b></b> € f1 | 8.954 | SLOW                  | 2.666        | FAST                  |
| b            | <b></b> € f0 | 8.911 | SLOW                  | 2.677        | FAST                  |
| b            | <b></b> € f1 | 8.894 | SLOW                  | 2.522        | FAST                  |
|              | √  f2        | 8.662 | SLOW                  | 2.613        | FAST                  |
| b            | <b></b> € f3 | 8.633 | SLOW                  | 2.582        | FAST                  |
|              | <b>∕</b> f3  | 8.199 | SLOW                  | 2.419        | FAST                  |
| d            | <b></b> € f0 | 8.109 | SLOW                  | 2.399        | FAST                  |
|              | <b></b> € f1 | 8.018 | SLOW                  | 2.371        | FAST                  |

# Zooming FPGA:





These are the LUTs used in my device.

# Utilization report:

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 4           | 32600     | 0.01          |
| IO       | 8           | 210       | 3.81          |



There are 4 LUTs are used.

Comparison:

MUX: 4 LUT

Decoder: 3 LUT

SSI: 2 LUT

So here is the results, MUX uses most place and the gate level type uses least.

# With 6ns timing constraint pad to pad delays



4)

-Behavioral simulation is wave representation of RTL schematic. Post synthesis simulation is the simulation of programs synthesized circuit and netlist. If there is any difference created by program, it will bee seen in this step.

Post implementation simulation is the end step that we can understand what we are going to exactly get and what were we targetting.

-According the truth table, the operation is multiplication of 2 2 bit number.

# -Evaluating the designs:

Design difficulty: Decoder > MUX > Gate Level

Coding difficulty: Gate level > Decoder > MUX

LUT usage: MUX > Decoder > Gate level

Path Delays: Depends on application type.